

# geek speek

**DC Block Capacitor Location (**Does it matter?) Presenter: Gustavo Blando

# SCOPE









# Where should we put Capacitors?

Close to TX or RX ?

Symmetry and Reciprocity (S-parameters)

Time Domain Reflections



Simple Capacitor Representation

Topologies

Some Math

#### Impedance Discontinuity in Capacitors

How to get a transparent DC-Blocking cap?

#### Conclusions

## SYMMETRY/RECIPROCITY





# WHO IS RIGHT?





# LET'S COMPLICATE THINGS!!





# **REALLY?** (LET'S LOOK AGAIN)





SOLUTION IS SYSTEM DEPENDENT, BUT KEEP IN MIND THE TRENDS AND USE IT TO YOUR ADVANTAGE.

## **REFLECTIONS vs. POSITION**

- How can we lower the reflections simultaneously at both ends?
- Let's do the following experiment:
  - Add Tx/Rx 200fF at the ends

Len a Len b Sweep location of DC-Blocking cap discontinuity Len a len h Compute ERL at side-1 and side-2 and and power-sum The bigger this number the less reflections -20log(V reflected) Moving cap towards the center Insertion Loss Comparison Summed Reflections Side1 and Side2 13.9 3.25







10

## LET'S MINIMIZE DISCONTINUITIES



- Different ways to model DC-Blocking caps
- Important to reduce discontinuities





## TO CONCLUDE

- Same voltage transfer function, when driven from either side (+ Gain in unmatched cases)
- Reduce discontinuities by simulating your transitions
- Best capacitor location should be determined by understanding the complete topology including other discontinuities, (use losses to your advantage!!)





## REFERENCES



#### Signal Integrity Journal Article

<u>https://www.signalintegrityjournal.com/authors/61-gustavo-j-blando</u>

#### • DC-Blocking Cap Paper

 Designing DC-Blocking Capacitor Transitions to Enable 56Gbps NRZ & 112Gbps PAM4 (Scotty Neally, Scott McMorrow), DesignCon 2018

#### ERL Reference Material

- http://www.ieee802.org/3/cd/public/adhoc/archive/mellitz 080217 3cd 02 adhoc.pdf
- https://www.signalintegrityjournal.com/events/45-effective-return-loss-for-112g-and-56g-pam-4
- DFE Reference Material
  - <u>http://emlab.uiuc.edu/ece546/Lect\_27.pdf</u>



#### For information about Samtec's gEEk<sup>®</sup> spEEk presentations, contact: gEEkspEEk@samtec.com

For Signal Integrity questions, contact: SIG@samtec.com

To view previous gEEk<sup>®</sup> spEEk webinar recordings, go to <u>www.samtec.com/geekspeek</u>